# **Static Memory Systems Design**

# The 68000 Asynchronous Bus Cycle

- 68k Read and Write Bus cycles
  - 68k Timing Diagrams, Min/Max Parameters etc.
  - Data Exchange Protocols: Dtack Timing, Wait States.
- Analysis of 68000 and Static Ram Timings for compatibility.
  - Soft Core 68k Simulation of Read/Write Operation in Quartus
- Design of Simple, Flexible DTACK\* Generator Circuit.



### 68000 Asynchronous Bus interface

- The 68k as we know uses an asynchronous memory interface, the basics of which are:-
  - The 68000 outputs an address over A1-A23.
  - Address Strobe (AS) asserted when the address is valid and stable.
  - R/W is issued to indicate direction of data transfer.
  - UDS and LDS used to indicate the size of data.
  - Data transferred over D0-D15
  - Memory confirms read or write with DTACK
  - When 68000 receives the <u>DTACK</u> it terminates the bus cycle by negating AS, R/W, UDS and LDS and removing the address.
- Bus Error (BERR) is asserted for nonresponding memory (i.e. illegal address).

#### Advantages/Disadvantages

- An advantage of an asynchronous memory protocol is that it allows the CPU to interface with both fast and slow memories at whatever speed they are able to communicate (they just provide the DTACK\* when they are ready).
- A disadvantage is that the need for handshaking (via DTACK) can slow down the overall data rate in very high speed systems.



# Typical Circuit Diagram for 68000 to SRam, e.g. 2k x 16



#### More Detailed 68000 Asynchronous Read Cycle Timing Analysis

- Each 68000 read cycle consists of 4 CPU clock cycles, comprising 8 internal states labelled S0-S7.
- Each read cycle starts with the leading edge of state S0 and ends with the trailing edge of state S7.
- Internally, the 68000 has a state machine to generate this timing each time an access takes place.



#### **Detailed Description** [S0] : Read cycle operation becomes defined

- At the start of a read cycle, all signals have been negated with the <u>exception</u> of the Address Bus and R/W\* whose value carries over from previous cycle. Address bus tri-stated some time in [S0].
- For a read, R/W\* taken high before new address and AS\* are asserted to prevent accidental writing (the memory chip **only** receives a write signal when AS\* = 0 **and** R/W\* = 0, see circuit page 3).



- [S1]: Address A1-A23 becomes valid some specified time during state [S1] and will remain so into state [S0] of next cycle (*long after the CPU has read the data from the memory in State* [S7]). This ensures the address is stable at the SRam and address decoder until after the data is read.
- External address decoders can begin to produce a Block Select signal for a memory bank during S1.
- The memory chips can also start to internally decode the CPU address, regardless of the state of their CS\*, R/W\* or OE\* signals so we can start our critical 'access time' analysis from here.



#### • [**S2**] :

- AS\* is asserted to indicate that the contents of the address bus are valid. AS\* combined with the R/W\*=1, provides the OE\* and Read signal to the memory chip (see circuit page 3).
- UDS\* and LDS\* are asserted to define data width, and are usually combined with the address decoder output to provide the CS\* signal for the memory devices (see circuit page 3).
- During state [S2] the memory chip should have **all** the signals it needs to provide the data, i.e. a Stable Address, defined R/W\*, CS\* and OE\* (see circuit page 3).



- [S3]: Nothing new happens. This is extra time that can be used by:-
  - The selected memory chip to continue internally decoding the address.
  - The Dtack Generator to determine if the memory chip is fast enough, or whether it will be necessary to introduce wait states. This will be crucial in state [S4].



- [S4]: Acknowledgement (DTACK\*) from memory system sampled by 68000
- Dtack Generator should assert DTACK\* (based on address) before end of [S4].
- If DTACK\* is **not** received by the 68k by the end of [S4] then 'wait' states (additional, dummy [S4,S5] states will be introduced by 68k to extend the bus cycle beyond 8 states).
- Note: DTACK\* can be generated at any time, we do not have to wait until [S4] to generate it.



States [S5, S6]: Nothing new happens.

This idle time is to allow the selected memory device more time to decode the address and provide the requested data.



- [S7]: Data Read by 68000
  - Data latched internally by 68000 at <u>start</u> of [S7]. Memory <u>must</u> have supplied data by this time.
  - AS\* Negated, turning off OE\* on the Memory chips to prevent contention with other memory chips that might be accessed immediately following this bus cycle (see circuit page 3).
  - UDS\* and LDS\* strobes also negated, leading to the removal of CS\* on memory. Data is then removed from the data bus by the memory. Dtack\* is negated.



- Quartus simulations of Soft Core 68k Read cycle on DE2 almost identical to real 68k
- Address does <u>not tri-state</u> between accesses, so new address is issued <u>before</u> start
  of S0 (which actually helps as memory chip can decode address internally for longer)
- Notice how Dtack\* can be asserted almost immediately (driven simply off address)
  and sampled at end of S4. Data latched/read by 68k at start of S7 (all signals at the
  Sram still value).



12

# **68k Detailed Timing Analysis**

- Let's add some actual timing figures to this waveform, taken from the data sheet for the original 68k and do some simple calculations regarding the available access time of the chip to see if any particular chip is fast enough to be interfaced to the 68k with or without wait states.
- We will assume that no address or data buffers exist (as per page 2 of this lecture) and thus the propagation delays inherent in these two components can be ignored (the effect of these real delays can easily be taken into account later if required).

# **68k Detailed Timing Analysis**

#### Here are the important timings to consider during a memory read

- Can our memory system decode the 68k address, provide the data back to the CPU and meet the data set up time at the 68000 data pins (see next timing diagram) before start of S7?
- Can we ensure that DTACK\* is generated before the end of S4 (see DTACK\* generator circuit later) ?
- Can we enable the memory "chip selects" (CS\*) and turn on the memory chip output buffers (OE\*) early enough so as not to delay the data coming from the memory – generally this last point is relatively easy.

Referring back to Slide 3 we see that OE\* is driven off AS\* (which is asserted very early in the bus cycle [S2]) so turning on OE\* will not be a problem.

In addition, CS\* is driven from the address decoder and the LDS\*/UDS\* signals, all of which are generated quite early in the bus cycle, so unless your decoder is ridiculously slow, the CS\* signal will be dictated by the timing of LDS\*/UDS\* rather than the address itself and this should ensure it reaches the memory early enough so that is does not delay the enabling of the memory and delay the data back to the CPU.





# 68k Read Cycle Timings (Motorola Data Sheet)

Note: Times Quoted are for an 8MHz 68000 chip

| PARAMETER NAME                                                                                                                                                 | SYMBOL                                                 | MINIMUM         | MAXIMUM              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------|----------------------|
| Clock period<br>Clock width (low)<br>Clock width (high)                                                                                                        | $t_{ m cyc} \ t_{ m CL} \ t_{ m CH}$                   | 125<br>55<br>55 | 250<br>125<br>125    |
| Clock high to address bus high impedance<br>Clock low to address valid<br>Address valid to AS* low<br>Clock high to AS*, DS* low<br>Clock low to AS*, DS* high | t <sub>CLAV</sub> t <sub>AVSL</sub> t <sub>CLSH</sub>  | 30<br>0         | 80<br>70<br>60<br>70 |
| AS*, DS* with low                                                                                                                                              | $t_{ m SL}$                                            | 240             |                      |
| Clock high to R/W high                                                                                                                                         | $t_{\mathbf{CHRH}}$                                    | o               | 70                   |
| Clock high to FC valid<br>FC valid to AS* low                                                                                                                  | $t_{ m CHFCV}$                                         | 60              | 70                   |
| Asynchronous input DTACK* setup time AS*, DS* high to DTACK* high                                                                                              | t <sub>asi</sub><br>t <sub>shdah</sub>                 | 20<br>0         | 245                  |
| Data in to clock low setup-time<br>DS* high to data invalid (data hold-time)<br>DTACK* low to data in setup-time                                               | t <sub>DICL</sub> t <sub>SHDI</sub> t <sub>DALDI</sub> | 15              | 90                   |

# 68k Asynchronous Bus Cycles with Wait States

#### **Inserting Wait States**

 The 68k can extend a bus cycle indefinitely, to cater for slow memory systems that are not able to supply their data before end of [S6].

#### **Description**

- If DTACK\* is not asserted prior to the end of state [S4], the 68000 will insert wait states into the bus cycle between states [S4] and [S5]. The timing diagram opposite illustrates this.
- Note DTACK\* signal is only sampled by the 68000 on the falling edge of the CLK, thus the minimum number of wait states that can be introduced is 2, i.e. 1 full clock cycle or 2 wait states.
- When a suitable number of wait states have been inserted and the slow memory has been given the appropriate extended time to respond it must then generate DTACK\* to terminate the bus cycle.
- In reality it is always the address decoder logic, rather than the memory chip itself, that supplies DTACK\*.
- Thus DTACK\* is usually derived from some delay logic associated with a particular address map.



## A Simple and Flexible 68k DTACK\* Generator Circuit

- There are many ways to make a DTACK generator, but they all involve some kind of timer that will
  produce a DTACK after a pre-defined number of clock cycles.
- Each device or family of devices with the same access speed could have it's own DTACK generator.
- For fast devices the DTACK can be generated straight away. For slower devices, the access to the device could enable a timer to count down from some predefined count value and produce a DTACK out
- The counter clock would be driven off the CPU clock, so can be used to time the various CPU states and if necessary delay beyond state S4 if the device is slow.
- The active low Dtacks from each of the various timers in the system can be **ANDED'ed** together to produce the eventual active low DTACK\* back to the CPU.
- The timer can be enabled (to count down to zero) when it detects a valid address being issued for the device (i.e. via the address decoder output being active and AS\* being '0') and reset back to some initial count value at then end of a bus cycle when AS\* goes high. There are many solutions.



# 68k Asynchronous Sram Timing Diagrams – Write Cycle Operation

- For a write to take place the Data must be presented to the memory chip and an address presented and WE and CE taken low on the memory chip.
- An actual Sram write operation begins as soon as its WE and CE lines are both driven low, so the address must be valid at this point to avoid false writes (both WE and CE driven off AS\*). OE is ignored during writes.
- The write operation is <u>terminated</u> and data is finally <u>stored</u> when <u>either WE</u> or <u>CE</u> is negated, (*which ever comes <u>first</u>*) at the Sram chip.
- Address <u>must</u> be valid throughout the write cycle, to avoid false writes thus a write to the memory <u>must</u> be terminated when AS\* goes high.
- This is why the Sram memory R/W\* signal is gated with the 68k's AS\* signal.
- Note the 16 bit wide Sram chip on the DE2 has separate UB and LB signals for upper byte and lower byte enable, these act just like additional chip enable signals for each half of the 16 bit data bus, so each half will only respond when its UB or LB signal respectively is low

# 68k Asynchronous Sram Timing Diagrams – Write Cycle Operation

- In designing our memory system, we must be careful <u>not</u> to simultaneously assert <u>WE</u> and <u>CE</u> at the Sram chip until the address is <u>stable</u> to avoid writing to an incorrect location.
- There is also an address set up time at the memory chip given by the parameter t<sub>SA</sub> to be met prior, to initiating a write operation and an address hold time t<sub>HA</sub> after write termination.
- All memory chips have a minimum write time, defined by the parameter  $t_{PWE}$  i.e. a minimum period for which both  $\overline{WE}$  and  $\overline{CE}$  are active.
- We shall see from the timing diagram next, that the memory write operation is in principle dictated by the assertion and negation of the 68000 signals LDS/UDS and/or AS (which control the memory's CE and R/W signal, see circuit page 3) rather than the CPU's R/W (which is initiated earlier and removed later).
- Finally there is a data set-up time t<sub>SD</sub> and data hold time t<sub>HD</sub> that must be met at the memory data pins associated with write termination.
- These are shown in the timing diagram on the next page.

# **Asynchronous Static Memory Timing Diagrams – Write Cycle**



**Minimum** Address set up time at Sram  $t_{SA}$  must be met before WE and CE simultaneously become active

Sram Data in must meet minimum set-up  $t_{SD}$  and hold  $t_{HD}$  times at memory chip relative to WE/CE whichever is removed first

# ISSI 256k x 16 Static Memory Timing Diagrams – Write Cycle



# **Detailed 68000 Write Cycle Timing Diagram**

- The 68k's write cycle timing is very similar to that of reading, except of course that the 68k is now driving data onto the data bus and the memory chip is expected to store it.
- There are two other minor differences:-
  - R/W\* obviously is **low** during a write cycle. This takes place during state (S2) to ensure the address is stable prior to any kind of write signal being issued.
  - UDS\*/LDS\* are asserted <u>later</u> in a write bus cycle state (S4) compared to a read bus cycle state (S2), these two signals drive CS\* on the memory chip to prevent the false writing of data to the wrong address (see page 3).
- Referring to the original circuit diagram (page 3), the key signals here are UDS\*/LDS\* not R/W\*. That is, the memory chip write cycle begins and ends with the assertion and negation of LDS\*/UDS\* rather than R/W\*. Thus memory write analysis must be measured relative to LDS\*/UDS\*.
- Let's check that the design on Page 3 does not violate any of the memory chips critical timings

# Detailed 68000 Write Cycle Timing Diagram for ISSI Sram



## **Detailed 68000 Write Cycle Timing Diagram**



# **Quartus Soft Core 68000 Write Cycle Timing Diagram**

- Quartus Simulation of soft core 68k write cycle.
- Note R/W\* defined in S2 right through to S0 of next bus cycle.
- LDS\* (as this is for an 8 bit write) goes low late in S4 and defines width of memory write operation (see circuit page 3)



# **68000 Write Cycle Timings**

| PARAMETER NAME                                 | SYMBOL             | 8 MHz |      | 12.5 MHz |      |
|------------------------------------------------|--------------------|-------|------|----------|------|
|                                                |                    | MIN.  | MAX. | MIN.     | MAX. |
| Clock period                                   | $t_{ m cyc}$       | 125   | 250  | 80       | 250  |
| Clock high to data and address bus             | 500 <b>-</b> 0000  |       |      |          |      |
| high impedance                                 | t <sub>CHADZ</sub> |       | 80   |          | 60   |
| Clock low to address valid                     | $t_{CLAV}$         |       | 70   |          | 55   |
| Clock high to AS*, DS* low                     | $t_{CHSL}$         | 0     | 60   | 0        | 55   |
| Address valid to AS* low                       | $t_{AVSL}$         | 30    |      | 0        |      |
| Clock low to AS*, DS* high                     | $t_{CLSH}$         |       | 70   |          | 50   |
| AS*, DS* high, to address invalid              | t <sub>SHAZ</sub>  | 30    |      | 10       |      |
| $R/\overline{W}$ low to DS* low (write)        | $t_{RLSL}$         | 80    |      | 30       |      |
| AS∗ width low                                  | $t_{SL}$           | 240   |      | 160      |      |
| DS* width low (write cycle)                    | $t_{SL(w)}$        | 115   |      | 80       |      |
| Address valid to $R/\overline{W}$ low          | tAVRL              | 20    |      | 0        |      |
| AS* low to $R/\overline{W}$ valid              | tASRV              |       | 20   |          | 20   |
| Clock high to R/W high                         | $t_{CHRH}$         | 0     | 70   | 0        | 60   |
| AS*, DS* high to R/W high                      | $t_{SHRH}$         | 40    |      | 10       |      |
| Clock low to data out valid                    | $t_{\text{CLDO}}$  |       | 70   |          | 55   |
| $R/\overline{W}$ low to data bus low impedance | $t_{\text{RLDO}}$  | 30    |      | 10       |      |
| Data out valid to DS* low (write)              | $t_{DOSL}$         | 30    |      | 15       |      |
| Data hold from clock high                      | $t_{\text{CHDOI}}$ | 0     |      | 0        |      |
| DS* high to data out invalid                   | t <sub>SHDOI</sub> | 30    |      | 15       |      |
| DTACK* setup-time                              | t <sub>ASI</sub>   | 20    |      | 20       |      |
| AS*, DS* high to DTACK*                        | $t_{\text{SHDAH}}$ | 0     | 245  | 0        | 150  |

# 68k <u>READ</u> Cycle Timing Analysis with <u>Synchronous</u> Sram Assuming SSRam clock driven from CPU clock



# 68k WRITE Cycle Timing Analysis with Synchronous Sram Assuming SSRam clock driven from CPU clock



Address and control signals set up to latch here on rising edge of clock, once AS\*, Address, UDS\*, LDS\*, R/W\*, Data out from 68k stable etc. Data written internally by chip.

With Synchnous memory it's better to control it with memory controller based on a state machine, (see Dram lecture later)